### Xyce<sup>™</sup> Parallel Electronic Simulator Version 6.6 Release Notes

Sandia National Laboratories

November 15, 2016

The  $Xyce^{\text{TM}}$  Parallel Electronic Simulator has been written to support the simulation needs of Sandia National Laboratories' electrical designers.  $Xyce^{\text{TM}}$  is a SPICE-compatible simulator with the ability to solve extremely large circuit problems on large-scale parallel computing platforms, but also includes support for most popular parallel and serial computers.

For up-to-date information not available at the time these notes were produced, please visit the *Xyce*<sup>™</sup> web page at http://xyce.sandia.gov.

## Contents

| New Features and Enhancements  | 2  |
|--------------------------------|----|
| Defects Fixed in this Release  | 4  |
| Known Defects and Workarounds  | 7  |
| Supported Platforms            | 11 |
| Xyce Release 6.6 Documentation | 11 |
| External User Resources        | 12 |





# **New Features and Enhancements**

#### New Devices and Device Model Improvements

- All Verilog-A-derived models now support lead currents. In addition, all two-terminal, BJT, and MOS-FET devices derived from Verilog-A support power output:
  - Diodes: JUNCAP200
  - BJTs: VBIC, MEXTRAM, FBH HBT
  - MOSFETs: PSP, BSIM6, BSIMCMG, MVS, EKV
- THE VBIC 1.2 (Level=10) MODEL IS NOW DEPRECATED. It will be removed in version 6.7 of Xyce. The VBIC 1.3 model (levels 11 and 12) will be the only supported VBIC model in version 6.7 of Xyce. Please update any netlists you have that use the level=10 model to use one of these VBIC 1.3 models instead.
- Power output is now supported for the lossless transmission line (T device), Voltage-Controlled Switch (S device), Current-Controlled Switch (W device), Generic Switch (SW device), JFET (Levels 1 and 2), MOSFET (Levels 1,2,3,6,9,10,14 and 18) and MESFET.
- The PSP MOSFET has been updated to version 103.4. Prior versions of **Xyce** had version 103.1.
- The BSIM6 MOSFET has been updated to version 6.1.1. Prior versions of **Xyce** had version 6.1.0.
- The MEXTRAM BJT has been updated to version 504.12.1. Prior versions of **Xyce** had version 504.11.0.
- The Xyce/ADMS Verilog compiler back-end can now produce correct code for models that collapse internal nodes to ground based on model parameter values.
- The legacy version (102.5) of the PSP MOSFET has been added to Xyce as a new MOSFET level 102. This version is provided for compatibility with foundry model cards, as the PSP 103 versions are not backward compatible with the 102 versions.
- The BSIM-CMG model version 110.0.0 has been added to Xyce as a new MOSFET level 110. Because this is a major version number update, the older BSIM-CMG model version 107.0.0 has been retained as the level 107 MOSFET.
- The Toggle Flip-Flop (TFF) and JK Flip-Flop (JKFF) were added as Behavioral Digital Devices.

#### Enhanced Solver Stability, Performance and Features

- Improved performance of device evaluation and loading through the separation of device types.
- Improved performance and scalability of parallel netlist parsing and device distribution.
- Improved robustness of the internal KSparse solver by employing KLU for numeric factorization failures.
- NOTE: THE BDF TIME INTEGRATION METHOD (METHOD=BDF or METHOD=6) IS NOW DEPRE-CATED. It will be removed in version 6.7 of Xyce. The Trapezoid (METHOD=TRAP or METHOD=7) and Gear (METHOD=GEAR or METHOD=8) methods will be the only supported time integration methods in version 6.7. Please update any netlists you have that explicitly use the BDF time integration method to use the Gear method instead. If this results in convergence or accuracy issues, please contact the Xyce Development Team as soon as possible.
- A new time step error-control method (MASKIVARS option), based on types of circuit variables.
- Improved performance and accuracy of transient adjoint sensitivity analysis.

### Interface Improvements

- Remeasure now supports .CSV files and comma-delimited .PRN files.
- New ERROR measure calculates the norm between the measured waveform and a "comparison waveform" specified in a file. The supported norms are L1, L2 and INFNORM.

### **Defects Fixed in this Release**

Table 1: Fixed Defects. Note that we have two different Bugzilla systems for Sandia users. SON, which is on the open network, and SRN, which is on the restricted network.

| Defect                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 804-SON: outputIC_or_NODESET is not correct in parallel                         | . SAVE uses this method to output .IC or .NODESET files after the DCOP calculation. In parallel <b>Xyce</b> , this method was only outputting the DCOP solution for one MPI processor, duplicated for the total number of MPI processes. This has been corrected.                                                                                                                                                                                                                                                                                                                             |
| <b>836-SON</b> : Segfaults on CSV and Tecplot HB output                         | <b>Xyce</b> would get a segmentation fault and crash if CSV or<br>Tecplot output were used when the number of time points was<br>not equal to the number of frequency points. This would occur if<br>oversampling was used. Standard (PRN) format did not have<br>this problem. <b>Xyce</b> 6.6 now handles these alternate output<br>formats correctly when oversampling is employed.                                                                                                                                                                                                        |
| 828-SON: "Unable to differentiate" error                                        | All versions of <b>Xyce</b> prior to this release would throw a cryptic<br>error, "Unable to diffentiate" when they encountered a use of a<br>user-defined function (one defined via the .FUNC mechanism)<br>when the function definition made use of certain "special"<br>variables, such as TIME, TEMP, or VT. This was traced to a<br>bookkeeping error in the expression parser, and is fixed in this<br>release.                                                                                                                                                                         |
| <b>547-SON</b> : "Data not in directory"<br>error                               | A bug in the expression library caused some well-formed<br>expressions in B sources to throw an error. In some versions of<br><b>Xyce</b> this was reported as "Data not in directory" and in others<br>as "Directory node not found". The issue was tracked down to<br>an error in the handling of terms of the form I(instance) when<br>they were used repeatedly in an expression. The error was a<br>memory access problem, and therefore its behavior was<br>unpredictable — minor variations in how the expression was<br>ordered could change the error or make it go away altogether. |
| <b>754-SON</b> : Problems with use of dependent parameters for DC source values | The internal handling of global parameters in expressions for<br>device parameters had logic errors that interfered with the<br>handling of DC source sweeps and "source stepping"<br>continuation. The logic errors have been corrected, and these<br>analysis functions now work properly when the devices they<br>impact have their default parmeters set to expressions that<br>depend on global parameters.                                                                                                                                                                              |
| <b>813-SON</b> : Fix lead currents in expressions                               | An error in the ExpressionData class "setup" method led to<br>incorrect data being passed to expressions if the expression<br>involved more than one lead current from the same device (e.g.<br>ID(M1) and IG(M1)). The result was that the value of the first<br>lead current was being reused for subsequent lead currents of<br>the same device in that expression. This error was present in<br>all versions of <b>Xyce</b> since at least release 6.2. It is fixed in<br>Release 6.6.                                                                                                    |

Table 1: Fixed Defects. Note that we have two different Bugzilla systems for Sandia Users. SON, which is on the open network, and SRN, which is on the restricted network.

| Defect                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>691-SON</b> : Add power and lead current support to Xyce/ADMS                       | Xyce/ADMS now generates lead current support code for all<br>Verilog-A models, and generates code to support P() and W()<br>(power) output for two-terminal devices and those devices<br>imported as Q (BJT) devices. For two-terminal devices, the<br>lead current is accessed with I(devicename). For BJTs, the<br>collector, base, and emitter lead currents are accessed with<br>IC(devicename), IB(devicename), and IE(devicename),<br>respectively. For MOSFETS, the drain, gate, and source<br>currents are accessed with ID(devicename), IG(devicename),<br>and IS(devicename). For BJTs and MOSFETs that have more<br>than three nodes on their instance lines, the additional lead<br>currents (including the substrate and bulk nodes for BJTs and<br>MOSFETs) are printed using I#(devicename), where # is the<br>position of the lead on the instance line (e.g. 14, for substrate<br>and bulk nodes) |
| <b>736-SON</b> : Error Messages for Lossy<br>Transmission Line (LTRA) Device           | <b>Xyce</b> 6.5 would sometimes not emit all of the relevant error messages for an invalid instance line for a Lossy Transmission Line (LTRA) device during parallel execution. This is fixed now.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>746-SON</b> : Incorrect Information in RAW File Output                              | The information in the Variables section of the .RAW file output could be incorrect in <b>Xyce</b> 6.4, or earlier. The variable names (and subsequent data) in the Values block was correct.<br>However, the "Type" (e.g., current or voltage) for each variable could be incorrect in the Variables section of the .RAW file output. This bug was actually fixed in the <b>Xyce</b> 6.5 release.<br>However, it was not fully tested for parallel execution until the <b>Xyce</b> 6.6 release.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>763-SON</b> : Support remeasure of .CSV files and comma-delimited .PRN files        | <b>Xyce</b> 6.5 only supported remeasure of .CSD files and .PRN files delimited with whitespace. <b>Xyce</b> now also supports the remeasure of .CSV files and comma-delimited.PRN files.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <b>802-SON</b> : Fix Core Dumps on III-Formed Device Instance Parameters               | <b>Xyce</b> 6.5 could core dump on some ill-formed instance<br>parameters, like TC for the resistor. Examples would be TC=<br>where both values for the vector parameter were missing, or<br>TC=0, where the second value was missing. This could also<br>occur for non-vector instance parameters. An example would<br>be TEMP=. This is fixed now.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <b>817-SON</b> : Fix Error in Lead Current Calculations for Lossless Transmission Line | The lead current calculations for "Terminal 2" of the lossless transmission line (T Device) would have the correct amplitude but the wrong sign. This has been corrected. The polarity conventions are now that positive current flows into the positive node of the specified terminal, and negative current flows out of the positive node of the specified terminal. The Reference Guide section was also updated to correctly refer to Terminals 1 and 2, rather than Terminals A and B. So, the lead currents for the two terminals, of the T device Line1, are accessed with I1(TLine1) and I2(TLine1).                                                                                                                                                                                                                                                                                                      |
| <b>182-SON</b> : Test case<br>NEURON/HH_Patch.cir fails in<br>paralel testing.         | This test case was sensitive to how the device's internal variables were interpolated for output in parallel. Output interpolation routines were improved in an earlier <b>Xyce</b> release so that this test now works correctly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Table 1: Fixed Defects. Note that we have two different Bugzilla systems for Sandia Users. SON, which is on the open network, and SRN, which is on the restricted network.

| Defect                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>704-SON: Xyce</b> segfaults when attempting to print current outputs like IP (phase) on lead currents in AC analysis.       | The underlying data for lead current output is not available<br>during AC analysis. However, the code did not safely check for<br>the existence of the lead current data structure before trying to<br>use it to output a current. The code now safely checks the lead<br>current data structure before using it for output. Since lead<br>currents are not calculated under AC analysis, <b>Xyce</b> will output<br>zero for the IR, II, IP and IM lead current quantities. <b>Xyce</b> will<br>output a meaningless value (e.g., NAN) for the IDB lead current<br>quantity. |
| 667-SON: Make .IC and .NODESET usable inside subcircuits                                                                       | . IC and .NODESET statements within subcircuits were silently ignored by <b>Xyce</b> . This has been corrected. Now .IC and .NODESET statements inside subcircuits will be resolved by the parser, eliminating the need to move the statements to the top-level of the circuit.                                                                                                                                                                                                                                                                                               |
| 815-SON: Spice strategy for DCOP<br>solve doesn't properly enforce<br>.IC/.NODESET conditions                                  | The internal Spice strategy for performing the DCOP calculation was ignoring .IC and .NODESET statements if the initial Newton solve failed. This has been corrected.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 830-SON: HB does not work with . IC                                                                                            | HB analysis would exit with an error when . IC was used in the netlist. This has been corrected. The .IC statements only apply to the transient phase of HB, which is used to generate a good initial guess for HB analysis.                                                                                                                                                                                                                                                                                                                                                  |
| <b>1823-SRN</b> : Implement collapse of nodes to ground in the Xyce/ADMS back-end                                              | Xyce/ADMS can now handle Verilog-A models that collapse<br>internal nodes to ground via contributions of the form "V(node)<br><+ 0;". In version 6.5 of <b>Xyce</b> this appeared to work, but<br>generated incorrect code that could crash <b>Xyce</b> under some<br>circumstances. In versions of <b>Xyce</b> prior to 6.5, Xyce/ADMS<br>would have generated a fatal error refusing to proceed upon<br>encountering such a contribution. Xyce/ADMS is not able to<br>collapse <i>external</i> nodes to ground, and cannot be made to do<br>so at this time.                |
| <b>797-SON</b> : Transient Adjoint<br>sensitivity calculation incorrect<br>when dQdx-terms are non-constant                    | There was a book-keeping mistake that prevented the correct dQdx matrix terms from being used during the reverse time integration required by adjoints. This has been fixed.                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>799-SON</b> : Transient adjoint<br>sensitivity analysis has "glitch" at<br>the last time point when using<br>Backward Euler | An indexing mistake that was specific to Backward Euler time integration caused the t=tmax time point to be evaluated incorrectly. This has been fixed.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <b>842-SON</b> : Transient adjoint sensitivity analysis has incorrect answers near time=0                                      | There were a few mistakes related to saving the solution and function derivative histories. These histories are stored during the forward solve, and then used during the reverse time integration used by transient adjoint sensitivity analysis. The mistakes were related to the DCOP history, and thus had the most impact on the adjoint calculation near time=0. This has been fixed.                                                                                                                                                                                   |

### **Known Defects and Workarounds**

| Defect                                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>838-SON</b> : Shared library plugins do not work in parallel                                                                     | While binaries of <b>Xyce</b> are not distributed supporting this<br>capability, is possible to build <b>Xyce</b> from source using options to<br>allow it to load device models as shared library plugins. It has<br>been discovered that this capability does not work correctly in<br>parallel. There is currently no workaround, and the issue was<br>discovered too late to fix it for Release 6.6. In Release 6.6, it is<br>only possible to use shared library plugins in serial builds, or in<br>single-processor runs of parallel builds.                                                                                                                                                                                                 |
| <b>833-SON</b> : Incorrect error message<br>when requesting power for<br>unsupported devices (K, O, U and<br>some Y devices)        | Netlist parsing will fail and produce an error message if power (P() or W()) is requested for a device that does not support power. However, for example for device K1, those error messages will reference I(K1) rather than P(K1) or P(K1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>819-SON</b> : Transient sensitivity<br>analysis output is not interpolated<br>when used with .options timeint<br>output_interval | Normally, any transient output is automatically interpolated if<br>the user requests outputs at specific times. The adjoint<br>sensitivity calculation does not do this, and will simply output<br>sensitivities from the time point nearest the requested one.<br><i>Workaround</i> : In general, transient adjoint sensitivity<br>calculations are not efficient when applied to entire waveforms,<br>so in practice this isn't the best way to get transient sensitivities<br>for specific time points. A better way to get sensitivities from<br>specific time points is to use the .options sensitivity<br>adjointTimePoints parameter, which allows the user to specify<br>a list of specific time points at which to compute sensitivities. |
| <b>812-SON</b> : Undocumented limitations on, and bugs with, parameter and global parameter names                                   | Based on external customer input and pre-release testing, there are some bugs and undocumented limitations on parameter and global parameter names in <b>Xyce</b> . Parameters and global parameters should start with a letter, rather than with a number or "special" character like #. In addition, the use of a single character V as a global parameter name can result in either netlist parsing failures or incorrect results from .PRINT lines.                                                                                                                                                                                                                                                                                            |
| <b>807-SON</b> : BSIM4 convergence problems with non-zero rgatemod value                                                            | There have been reports of convergence problems (e.g., the <b>Xyce</b> simulation fails part way through and says that the "time step is too small") when the rgatemod parameter is non-zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>805-SON</b> : Parser fails to collect linear mutual inductors in an include file                                                 | <b>Xyce</b> will fail to collect component inductors together, into a mutual inductor, when they are in an include file rather than in the top-level netlist file. <i>Workaround</i> : Move the relevant L and K device statements into the top-level circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>794-SON</b> : Bug in TABLE Form of <b>Xyce</b> Controlled Sources                                                                | In some cases, a <b>Xyce</b> netlist with a controlled source, that<br>uses the TABLE form, will get the correct answer at first.<br>However, it may then "stall" (e.g., keep taking really small<br>time-steps) and never complete the simulation run.<br><b>Workaround</b> : In some cases, the TABLE specification for the<br>controlled source can be replaced with a Piecewise Linear<br>(PWL) source that uses nested IF statements.                                                                                                                                                                                                                                                                                                         |

| Defect                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>785-SON: Xyce</b> hangs in parallel<br>when passed a directory rather than<br>a file                                   | This bug is related to SON Bug 730 (" <b>Xyce</b> hangs when passed<br>a directory instead of a netlist "), which was fixed in version 6.5<br>of <b>Xyce</b> . Further testing has shown that <b>Xyce</b> will hang (during<br>parallel execution) if a directory is used, rather than a file, in<br>.LIB or .INC statements. <b>Xyce</b> may also hang in parallel if the<br>"output file" is either a directory or a file in a non-existent<br>directory. This can happen with either the FILE= keyword on a<br>.PRINT line or with the $-o$ command line option.                                                                                                                                                                            |
| <b>783-SON</b> : Use of ddt in a B-Source definition may produce incorrect results                                        | The DDT() function from the <b>Xyce</b> expression package, which<br>implements a time derivative, may not function correctly in a<br>B-Source definition.<br><i>Workaround</i> : None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <b>727-SON: Xyce</b> parallel builds hang randomly on OS X                                                                | During Sandia's internal nightly testing of the OSX parallel<br>builds, we see that <b>Xyce</b> "hangs on exit" with an estimated<br>frequency of less than 1-in-5000 simulation runs. We have not<br>seen this issue with parallel builds for either RHEL6 or BSD.<br>The hang is on exit, whether on a successful exit or on an error<br>exit. The hang occurs after all of the <b>Xyce</b> output has occurred<br>though. So, the user will get their simulation results, but might<br>have trouble if the individual <b>Xyce</b> runs are part of a larger<br>script.<br><b>Workaround</b> : None.                                                                                                                                         |
| <b>718-SON</b> : Missing error message for invalid nodes in expressions on .PRINT lines                                   | If an invalid node is specified on a <b>Xyce</b> .PRINT TRAN line then<br><b>Xyce</b> should return a fatal error during netlist parsing (e.g.,<br>.PRINT TRAN V(BOGONODE) will produce an error message of<br>undefined symbol in .PRINT command: node BOGONODE, if<br>BOGONODE does not exist in the netlist). However, if the invalid<br>node is inside a <b>Xyce</b> expression (e.g., .PRINT TRAN<br>{V(BOGONODE)}) then <b>Xyce</b> will not produce an error message<br>during netlist parsing and the output value for {V(BOGONODE)}<br>will be zero for all time-steps.<br><b>Workaround</b> : There is none, other than noticing that a output<br>waveform value is unexpectedly all zeroes, and correcting the<br>.PRINT statement. |
| <b>715-SON</b> : I(*) for subcircuit nodes does not work properly on .PRINT lines                                         | .PRINT TRAN I(*) works for nodes at the top-level of the<br>netlist. However, it will fail during netlist parsing if there are<br>nodes in subcircuits. The error message will be something like<br>Function or variable I(V:X1:1) is not defined.<br><b>Workaround</b> : Explicitly put the desired lead or branch currents,<br>using the fully qualified device names, in the .PRINT statement.                                                                                                                                                                                                                                                                                                                                              |
| <b>707-SON</b> : Behavior for invalid nodes on .FOUR lines and in .MEASURE statements                                     | There are issues with .FOUR lines and .MEASURE statements<br>that accidentally use node names that are not in the netlist. In<br>that case, the .cir.four output file will contain a mix of all<br>zeros and meaningless values (e.g., NaN), and <b>Xyce</b> will not<br>produce a warning or error message about the invalid node<br>names. Similarly, the measure statement will run without a<br>warning message about the invalid node names. The measure<br>result will then be zero, rather than FAILED.                                                                                                                                                                                                                                 |
| <b>661-SON</b> Branch Currents and<br>Power Accessors (I(), P() and W())<br>Do Not Work Properly in .RESULT<br>Statements | There are two issues. First, .RESULT statements will fail netlist<br>parsing if the requested branch current is omitted from the<br>.PRINT TRAN line. As an example, this statement (.RESULT<br>I(R1)) requires either I(R1), P(R1) or W(R1) to be on the<br>.PRINT TRAN line. Second, the output value, in the .res file, for<br>the lead current or power calculation will always be zero.                                                                                                                                                                                                                                                                                                                                                   |

| Defect                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>652-SON</b> : HB output is buggy                                                                              | While a straightforward use of .print HB works as described in<br>the <b>Xyce</b> Users and Reference Guides, several of the<br>documented features do not work as intended.<br>.print HB_FD and .print HB_TD are intended as a way of<br>specifying variable lists for frequency- and time-domain outputs,<br>respectively. It has been discovered that these only produce<br>output if there are print specifications for <i>both</i> frequency and<br>time domain. That is, if only one of .print HB_FD or .print<br>HB_TD is present in the netlist, no output will be produced at all.<br><b>Workaround</b> : When performing harmonic balance analysis,<br>always specify enough print lines so that both time- and<br>frequency-domain variables are output. This could be by<br>specifing .print HB alone, by specifying both .print HB_FD and .print<br>HB_TD. |
| <b>583-SON</b> : Switch with RON=0 leads to convergence failure.                                                 | The switch device does not prevent a user from specifying RON=0 in its model, but then takes the inverse of this value to get the "on" conductance. The resulting invalid division will either lead to a division by zero error on platforms that throw such errors, or produce a conductance with "Not A Number" or "Infinity" as value. This will lead to a convergence failure. <b>Workaround</b> : Do not specify an identically zero resistance for the switch's "on" value. A small value of resistance such as 1e-15 or smaller will generally work well as a substitute.                                                                                                                                                                                                                                                                                        |
| <b>469-SON</b> : Belos memory consumption on FreeBSD and excessive CPU on other platforms                        | Memory or thread bloat can result when using multithreaded<br>dense linear algebra libraries, which are employed by Belos. If<br>this situation is observed, either build <b>Xyce</b> with a serial dense<br>linear algebra library or use environment variables to control the<br>number of spawned threads in a multithreaded library.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>468-SON</b> : It should be legal to have two model cards with the same model name, but different model types. | SPICE3F5 and ngspice only require that model cards of the same type have unique model names. They accept model cards of different types with the same name. <b>Xyce</b> requires that all model card names be unique.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>250-SON</b> : NODESET in <b>Xyce</b> is not equivalent to NODESET in SPICE                                    | As currently implemented, .NODESET applies the initial conditions given throughout a full nonlinear solve for the operating point, then uses the result as an initial guess for a second nonlinear solve with no constraints. This is not the same as SPICE, which merely applies the given initial conditions to a single nonlinear solve for the first two iterations, then lets the problem converge with no further constraints. This can lead to .NODESET failing in <b>Xyce</b> where the same netlist in SPICE might not, if the initial conditions are such that a full nonlinear solve cannot converge with those constraints in place. There is no workaround.                                                                                                                                                                                                |
| <b>247-SON</b> : Expressions don't work on .options lines                                                        | Expressions enclosed in braces ({ }) are handled specially throughout <b>Xyce</b> , and may only be used in certain contexts such as in device model or instance parameters or on .PRINT lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>49-SON Xyce</b> BSIM models recognize the model TNOM, but not the instance TNOM                               | Some simulators allow the model parameter TNOM of BSIM devices to be specified on the instance line, overriding the model parameter TNOM. <b>Xyce</b> does not support this.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Defect                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>37-SON</b> : Connectivity checking is<br>broken for devices with more than<br>10 leads                                      | The diagnostic code used by the <b>Xyce</b> setup that checks circuit topology for basic errors such as a node having no DC path to ground or a node being connected to only one device has a buy in it that causes the code to emit a cryptic error message, after which the code will exit. This error has so far only been seen when a user has attempted to connect a large number of inductors together using multiple mutual inductor lines. The maximum number of non-ground leads that can be used without confusing this piece of code is 10. If your circuit has that type confusing this piece of code is a recommendation to use the workaround below.<br><i>Workaround</i> : Disable connectivity checking by adding the line .0PTIONS TOPOLOGY CHECK_CONNECTIVITY=0<br>to your netlist. This will disable the check for the basic errors such as floating nodes and improperly connected mutual inductor will allow the netlist to run with a highly-connected mutual inductor inductor devices, but will allow the netlist to run with a highly-connected mutual inductor inductor inductors. |
| <b>27-SON</b> : Fix handling of .options parameters                                                                            | When specifying .options for a particular package, what gets applied as the non-specified default options might change.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>1962-SRN</b> : Voltages from interface<br>nodes for subcircuits may not work<br>correctly in expressions on .PRINT<br>lines | An expression that uses a voltage from an interface node to a subcircuit on a .PRINT line may only work if that voltage node is also used outside of the expression on the .PRINT line. A simple example is as follows. The expression $\{V(X1:a)*I(X1:R1)\}$ prints out as 0, unless $V(X1:a)$ is also or the .PRINT line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>1923-SRN</b> : LC lines run out of<br>memory, even if equivalent (larger)<br>RLC lines do not.                              | In some cases, circuits that run fine using an RLC approximation for a transmission line, exit with an out-of-memory error if the (supposedly smaller) LC approximation is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <b>1903-SRN: Xyce</b> fails to collect<br>several inductors into a linear<br>mutual inductor                                   | In some rare cases with complex include file usage, the mutual<br>inductor syntax with multiple couplings can fail to work. <b>Xyce</b><br>will return an error message that it can not find L_L1:<br>L_L1 node1 node1 inductance1<br>L_L2 node3 node4 inductance2<br>L_L3 node5 node6 inductance3<br>L_L4 node7 node8 inductance4<br>K_K1 L_L1 L_L2 L_L3 L_L4 .999                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <b>1595-SRN: Xyce</b> won't allow access to inductors within subcircuits for mutual inductors external to subcircuits          | It is not possible to have a mutual inductor outside of a subcircuit couple to inductors in a subcircuit. <i>Workaround</i> : Put all inductors and mutual inductance lines tha couple to them together at the same level of circuit hierarchy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# **Supported Platforms**

### **Certified Support**

The following platforms have been subject to certification testing for the Xyce version 6.6 release.

- Red Hat Enterprise Linux<sup>®</sup> 6, x86-64 (serial and parallel)
- Microsoft Windows 7<sup>®</sup>, x86 (serial)
- Apple<sup>®</sup> OS X Yosemite, x86-64 (serial and parallel)

Note that the **Xyce** team has dropped Certified Support for Red Hat Enterprise Linux<sup>®</sup> 5. RHEL5 is now in the "Build Support" category.

### **Build Support**

Though not certified platforms, **Xyce** has been known to run on the following systems.

- FreeBSD 9.x and 10.x on Intel x86 and x86-64 architectures (serial and parallel)
- Distributions of Linux other than Red Hat Enterprise Linux 6
- Microsoft Windows under Cygwin and MinGW.

### Xyce Release 6.6 Documentation

The following **Xyce** documentation is available on the **Xyce** website in pdf form.

- **Xyce** Version 6.6 Release Notes (this document)
- **Xyce** Users' Guide, Version 6.6
- **Xyce** Reference Guide, Version 6.6
- **Xyce** Mathematical Formulation
- Power Grid Modeling with Xyce
- Application Node: Using Open Source Schematic Capture Tools with Xyce

Also included at the Xyce website as web pages are the following.

- Frequently Asked Questions
- Building Guide (instructions for building **Xyce** from the source code)
- Running the Xyce Regression Test Suite
- Xyce/ADMS Users' Guide
- Tutorial: Adding a new compact model to Xyce

# **External User Resources**

- Website: http://xyce.sandia.gov
- Google Groups discussion forum: https://groups.google.com/forum/#!forum/xyce-users
- Email support: xyce@sandia.gov
- Address:

Electrical Models and Simulation Department, Sandia National Laboratories P.O. Box 5800, M.S. 1177 Albuquerque, NM 87185-1177

Sandia National Laboratories is a multi-mission laboratory managed and operated by Sandia Corporation, a wholly owned subsidiary of Lockheed Martin Corporation, for the U.S. Department of Energy's National Nuclear Security Administration under contract DE-AC04-94AL85000.